Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
To see the actual file transmitted to Xilinx, please click here.


software_version_and_target_device
date_generatedThu Mar 10 02:08:39 2016 product_versionVivado v2014.4 (64-bit)
build_version1071353 os_platformWIN64
registration_id209071291_0_0_239 tool_flowVivado
betaFALSE route_designTRUE
target_familyzynq target_devicexc7z010
target_packageclg400 target_speed-1
random_ida73e0d11ccb25221a04bae15268c81e0 project_idd77fc8d718844070b7054231b7e4b096
project_iteration0

user_environment
os_nameMicrosoft Windows 7 , 64-bit os_releaseService Pack 1 (build 7601)
cpu_nameIntel(R) Core(TM) i5-3570 CPU @ 3.40GHz cpu_speed3392 MHz
total_processors1 system_ram8.000 GB

vivado_usage
project_data
srcsetcount=4 constraintsetcount=1 designmode=RTL prproject=false
reconfigpartitioncount=0 reconfigmodulecount=0 hdproject=false partitioncount=0
synthesisstrategy=Vivado Synthesis Defaults implstrategy=Vivado Implementation Defaults currentsynthesisrun=synth_1 currentimplrun=impl_1
totalsynthesisruns=1 totalimplruns=1

unisim_transformation
pre_unisim_transformation
bibuf=130 bufg=1 carry4=18 fdre=1159
fdse=99 gnd=126 lut1=141 lut2=123
lut3=400 lut4=146 lut5=256 lut6=365
muxf7=66 muxf8=16 obuf=18 ps7=1
ramb36e1=30 srl16e=23 srlc32e=47 vcc=70
post_unisim_transformation
bibuf=130 bufg=1 carry4=18 fdre=1159
fdse=99 gnd=126 lut1=141 lut2=123
lut3=400 lut4=146 lut5=256 lut6=365
muxf7=66 muxf8=16 obuf=18 ps7=1
ramb36e1=30 srl16e=23 srlc32e=47 vcc=70

placer
usage
lut=861 ff=916 bram36=30 bram18=0
ctrls=54 dsp=0 iob=18 bufg=0
global_clocks=1 pll=0 bufr=0 nets=6914
movable_instances=2379 pins=21105 bogomips=0 effort=2
threads=2 placer_timing_driven=1 timing_constraints_exist=1 placer_runtime=4.773000

power_opt_design
usage
slice_registers_augmented=0 slice_registers_newly_gated=0 slice_registers_total=916 srls_augmented=0
srls_newly_gated=0 srls_total=70 bram_ports_augmented=14 bram_ports_newly_gated=16
bram_ports_total=60 flow_state=default
command_line_options_spo
-clocks=default::[not_specified] -include_cells=default::[not_specified] -exclude_cells=default::[not_specified] -cell_types=default::all

ip_statistics
axi_crossbar_v2_1_axi_crossbar/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=axi_crossbar x_ipversion=2.1 x_ipcorerevision=5 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED c_family=zynq c_num_slave_slots=1 c_num_master_slots=3
c_axi_id_width=1 c_axi_addr_width=32 c_axi_data_width=32 c_axi_protocol=2
c_num_addr_ranges=1 c_m_axi_base_addr=0xffffffffffffffff00000000412100000000000041200000 c_m_axi_addr_width=0x000000000000001000000010 c_s_axi_base_id=0x00000000
c_s_axi_thread_id_width=0x00000000 c_axi_supports_user_signals=0 c_axi_awuser_width=1 c_axi_aruser_width=1
c_axi_wuser_width=1 c_axi_ruser_width=1 c_axi_buser_width=1 c_m_axi_write_connectivity=0x000000010000000100000001
c_m_axi_read_connectivity=0x000000010000000100000001 c_r_register=1 c_s_axi_single_thread=0x00000001 c_s_axi_write_acceptance=0x00000001
c_s_axi_read_acceptance=0x00000001 c_m_axi_write_issuing=0x000000010000000100000001 c_m_axi_read_issuing=0x000000010000000100000001 c_s_axi_arb_priority=0x00000000
c_m_axi_secure=0x000000000000000000000000 c_connectivity_mode=0
axi_gpio/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=axi_gpio x_ipversion=2.0 x_ipcorerevision=6 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED c_family=zynq c_s_axi_addr_width=9 c_s_axi_data_width=32
c_gpio_width=16 c_gpio2_width=5 c_all_inputs=0 c_all_inputs_2=0
c_all_outputs=1 c_all_outputs_2=1 c_interrupt_present=0 c_dout_default=0x00000000
c_tri_default=0xFFFFFFFF c_is_dual=1 c_dout_default_2=0x00000000 c_tri_default_2=0xFFFFFFFF
axi_gpio/2
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=axi_gpio x_ipversion=2.0 x_ipcorerevision=6 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED c_family=zynq c_s_axi_addr_width=9 c_s_axi_data_width=32
c_gpio_width=6 c_gpio2_width=5 c_all_inputs=0 c_all_inputs_2=0
c_all_outputs=1 c_all_outputs_2=1 c_interrupt_present=0 c_dout_default=0x00000000
c_tri_default=0xFFFFFFFF c_is_dual=1 c_dout_default_2=0x00000000 c_tri_default_2=0xFFFFFFFF
axi_protocol_converter_v2_1_axi_protocol_converter/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=axi_protocol_converter x_ipversion=2.1 x_ipcorerevision=4 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED c_family=zynq c_m_axi_protocol=2 c_s_axi_protocol=1
c_ignore_id=0 c_axi_id_width=12 c_axi_addr_width=32 c_axi_data_width=32
c_axi_supports_write=1 c_axi_supports_read=1 c_axi_supports_user_signals=0 c_axi_awuser_width=1
c_axi_aruser_width=1 c_axi_wuser_width=1 c_axi_ruser_width=1 c_axi_buser_width=1
c_translation_mode=2
blk_mem_gen_v8_2/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=blk_mem_gen x_ipversion=8.2 x_ipcorerevision=3 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED c_family=zynq c_xdevicefamily=zynq c_elaboration_dir=./
c_interface_type=0 c_axi_type=1 c_axi_slave_type=0 c_use_bram_block=0
c_enable_32bit_address=0 c_ctrl_ecc_algo=NONE c_has_axi_id=0 c_axi_id_width=4
c_mem_type=1 c_byte_size=9 c_algorithm=1 c_prim_type=1
c_load_init_file=0 c_init_file_name=no_coe_file_loaded c_init_file=NONE c_use_default_data=0
c_default_data=0 c_has_rsta=0 c_rst_priority_a=CE c_rstram_a=0
c_inita_val=0 c_has_ena=0 c_has_regcea=0 c_use_byte_wea=0
c_wea_width=1 c_write_mode_a=NO_CHANGE c_write_width_a=16 c_read_width_a=16
c_write_depth_a=65536 c_read_depth_a=65536 c_addra_width=16 c_has_rstb=0
c_rst_priority_b=CE c_rstram_b=0 c_initb_val=0 c_has_enb=0
c_has_regceb=0 c_use_byte_web=0 c_web_width=1 c_write_mode_b=READ_FIRST
c_write_width_b=16 c_read_width_b=16 c_write_depth_b=65536 c_read_depth_b=65536
c_addrb_width=16 c_has_mem_output_regs_a=0 c_has_mem_output_regs_b=1 c_has_mux_output_regs_a=0
c_has_mux_output_regs_b=0 c_mux_pipeline_stages=0 c_has_softecc_input_regs_a=0 c_has_softecc_output_regs_b=0
c_use_softecc=0 c_use_ecc=0 c_en_ecc_pipe=0 c_has_injecterr=0
c_sim_collision_check=ALL c_common_clk=1 c_disable_warn_bhv_coll=1 c_en_sleep_pin=0
c_disable_warn_bhv_range=1 c_count_36k_bram=30 c_count_18k_bram=0 c_est_power_summary=Estimated Power for IP _ 35.301928 mW
proc_sys_reset/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=proc_sys_reset x_ipversion=5.0 x_ipcorerevision=6 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED c_family=zynq c_ext_rst_width=4 c_aux_rst_width=4
c_ext_reset_high=0 c_aux_reset_high=0 c_num_bus_rst=1 c_num_perp_rst=1
c_num_interconnect_aresetn=1 c_num_perp_aresetn=1
processing_system7_v5.5_user_configuration/1
iptotal=1 pcw_uiparam_ddr_freq_mhz=525.000000 pcw_uiparam_ddr_bank_addr_count=3 pcw_uiparam_ddr_row_addr_count=14
pcw_uiparam_ddr_col_addr_count=10 pcw_uiparam_ddr_cl=7 pcw_uiparam_ddr_cwl=6 pcw_uiparam_ddr_t_rcd=7
pcw_uiparam_ddr_t_rp=7 pcw_uiparam_ddr_t_rc=48.75 pcw_uiparam_ddr_t_ras_min=35.0 pcw_uiparam_ddr_t_faw=40.0
pcw_uiparam_ddr_al=0 pcw_uiparam_ddr_dqs_to_clk_delay_0=-0.073 pcw_uiparam_ddr_dqs_to_clk_delay_1=-0.034 pcw_uiparam_ddr_dqs_to_clk_delay_2=-0.03
pcw_uiparam_ddr_dqs_to_clk_delay_3=-0.082 pcw_uiparam_ddr_board_delay0=0.176 pcw_uiparam_ddr_board_delay1=0.159 pcw_uiparam_ddr_board_delay2=0.162
pcw_uiparam_ddr_board_delay3=0.187 pcw_uiparam_ddr_dqs_0_length_mm=27.85 pcw_uiparam_ddr_dqs_1_length_mm=22.87 pcw_uiparam_ddr_dqs_2_length_mm=22.9
pcw_uiparam_ddr_dqs_3_length_mm=29.9 pcw_uiparam_ddr_dq_0_length_mm=27 pcw_uiparam_ddr_dq_1_length_mm=22.8 pcw_uiparam_ddr_dq_2_length_mm=24
pcw_uiparam_ddr_dq_3_length_mm=30.45 pcw_uiparam_ddr_clock_0_length_mm=20.6 pcw_uiparam_ddr_clock_1_length_mm=20.6 pcw_uiparam_ddr_clock_2_length_mm=20.6
pcw_uiparam_ddr_clock_3_length_mm=20.6 pcw_uiparam_ddr_dqs_0_package_length=101.239 pcw_uiparam_ddr_dqs_1_package_length=79.5025 pcw_uiparam_ddr_dqs_2_package_length=60.536
pcw_uiparam_ddr_dqs_3_package_length=71.7715 pcw_uiparam_ddr_dq_0_package_length=104.5365 pcw_uiparam_ddr_dq_1_package_length=70.676 pcw_uiparam_ddr_dq_2_package_length=59.1615
pcw_uiparam_ddr_dq_3_package_length=81.319 pcw_uiparam_ddr_clock_0_package_length=54.563 pcw_uiparam_ddr_clock_1_package_length=54.563 pcw_uiparam_ddr_clock_2_package_length=54.563
pcw_uiparam_ddr_clock_3_package_length=54.563 pcw_uiparam_ddr_dqs_0_propogation_delay=180 pcw_uiparam_ddr_dqs_1_propogation_delay=180 pcw_uiparam_ddr_dqs_2_propogation_delay=180
pcw_uiparam_ddr_dqs_3_propogation_delay=180 pcw_uiparam_ddr_dq_0_propogation_delay=180 pcw_uiparam_ddr_dq_1_propogation_delay=180 pcw_uiparam_ddr_dq_2_propogation_delay=180
pcw_uiparam_ddr_dq_3_propogation_delay=180 pcw_uiparam_ddr_clock_0_propogation_delay=165 pcw_uiparam_ddr_clock_1_propogation_delay=165 pcw_uiparam_ddr_clock_2_propogation_delay=165
pcw_uiparam_ddr_clock_3_propogation_delay=165 pcw_crystal_peripheral_freqmhz=50 pcw_apu_peripheral_freqmhz=650.000000 pcw_dci_peripheral_freqmhz=10.159
pcw_qspi_peripheral_freqmhz=200 pcw_smc_peripheral_freqmhz=100 pcw_usb0_peripheral_freqmhz=60 pcw_usb1_peripheral_freqmhz=60
pcw_sdio_peripheral_freqmhz=50 pcw_uart_peripheral_freqmhz=50 pcw_spi_peripheral_freqmhz=166.666666 pcw_can_peripheral_freqmhz=100
pcw_can0_peripheral_freqmhz=-1 pcw_can1_peripheral_freqmhz=-1 pcw_wdt_peripheral_freqmhz=133.333333 pcw_ttc_peripheral_freqmhz=50
pcw_ttc0_clk0_peripheral_freqmhz=133.333333 pcw_ttc0_clk1_peripheral_freqmhz=133.333333 pcw_ttc0_clk2_peripheral_freqmhz=133.333333 pcw_ttc1_clk0_peripheral_freqmhz=133.333333
pcw_ttc1_clk1_peripheral_freqmhz=133.333333 pcw_ttc1_clk2_peripheral_freqmhz=133.333333 pcw_pcap_peripheral_freqmhz=200 pcw_tpiu_peripheral_freqmhz=200
pcw_fpga0_peripheral_freqmhz=100 pcw_fpga1_peripheral_freqmhz=175.000000 pcw_fpga2_peripheral_freqmhz=12.288000 pcw_fpga3_peripheral_freqmhz=100.000000
pcw_override_basic_clock=0 pcw_armpll_ctrl_fbdiv=26 pcw_iopll_ctrl_fbdiv=20 pcw_ddrpll_ctrl_fbdiv=21
pcw_cpu_cpu_pll_freqmhz=1300.000 pcw_io_io_pll_freqmhz=1000.000 pcw_ddr_ddr_pll_freqmhz=1050.000 pcw_use_m_axi_gp0=1
pcw_use_m_axi_gp1=0 pcw_use_s_axi_gp0=0 pcw_use_s_axi_gp1=0 pcw_use_s_axi_acp=0
pcw_use_s_axi_hp0=0 pcw_use_s_axi_hp1=0 pcw_use_s_axi_hp2=0 pcw_use_s_axi_hp3=0
pcw_m_axi_gp0_freqmhz=100 pcw_m_axi_gp1_freqmhz=10 pcw_s_axi_gp0_freqmhz=10 pcw_s_axi_gp1_freqmhz=10
pcw_s_axi_acp_freqmhz=10 pcw_s_axi_hp0_freqmhz=10 pcw_s_axi_hp1_freqmhz=10 pcw_s_axi_hp2_freqmhz=10
pcw_s_axi_hp3_freqmhz=10 pcw_use_cross_trigger=0 pcw_uart0_baud_rate=115200 pcw_uart1_baud_rate=115200
pcw_s_axi_hp0_data_width=64 pcw_s_axi_hp1_data_width=64 pcw_s_axi_hp2_data_width=64 pcw_s_axi_hp3_data_width=64
pcw_irq_f2p_mode=DIRECT pcw_preset_bank0_voltage=LVCMOS 3.3V pcw_preset_bank1_voltage=LVCMOS 1.8V pcw_uiparam_ddr_enable=1
pcw_uiparam_ddr_adv_enable=0 pcw_uiparam_ddr_memory_type=DDR 3 pcw_uiparam_ddr_ecc=Disabled pcw_uiparam_ddr_bus_width=32 Bit
pcw_uiparam_ddr_bl=8 pcw_uiparam_ddr_high_temp=Normal (0-85) pcw_uiparam_ddr_partno=MT41K128M16 JT-125 pcw_uiparam_ddr_dram_width=16 Bits
pcw_uiparam_ddr_device_capacity=2048 MBits pcw_uiparam_ddr_speed_bin=DDR3_1066F pcw_uiparam_ddr_train_write_level=1 pcw_uiparam_ddr_train_read_gate=1
pcw_uiparam_ddr_train_data_eye=1 pcw_uiparam_ddr_clock_stop_en=0 pcw_uiparam_ddr_use_internal_vref=0 pcw_ddr_port0_hpr_enable=0
pcw_ddr_port1_hpr_enable=0 pcw_ddr_port2_hpr_enable=0 pcw_ddr_port3_hpr_enable=0 pcw_ddr_hprlpr_queue_partition=HPR(0)/LPR(32)
pcw_ddr_lpr_to_critical_priority_level=2 pcw_ddr_hpr_to_critical_priority_level=15 pcw_ddr_write_to_critical_priority_level=2 pcw_nand_peripheral_enable=0
pcw_nand_grp_d8_enable=0 pcw_nor_peripheral_enable=0 pcw_nor_grp_a25_enable=0 pcw_nor_grp_cs0_enable=0
pcw_nor_grp_sram_cs0_enable=0 pcw_nor_grp_cs1_enable=0 pcw_nor_grp_sram_cs1_enable=0 pcw_nor_grp_sram_int_enable=0
pcw_qspi_peripheral_enable=1 pcw_qspi_qspi_io=MIO 1 .. 6 pcw_qspi_grp_single_ss_enable=1 pcw_qspi_grp_single_ss_io=MIO 1 .. 6
pcw_qspi_grp_ss1_enable=0 pcw_qspi_grp_io1_enable=0 pcw_qspi_grp_fbclk_enable=0 pcw_qspi_internal_highaddress=0xFCFFFFFF
pcw_enet0_peripheral_enable=1 pcw_enet0_enet0_io=MIO 16 .. 27 pcw_enet0_grp_mdio_enable=1 pcw_enet0_reset_enable=0
pcw_enet1_peripheral_enable=0 pcw_enet1_grp_mdio_enable=0 pcw_enet1_reset_enable=0 pcw_sd0_peripheral_enable=1
pcw_sd0_sd0_io=MIO 40 .. 45 pcw_sd0_grp_cd_enable=1 pcw_sd0_grp_cd_io=MIO 47 pcw_sd0_grp_wp_enable=1
pcw_sd0_grp_wp_io=EMIO pcw_sd0_grp_pow_enable=0 pcw_sd1_peripheral_enable=0 pcw_sd1_grp_cd_enable=0
pcw_sd1_grp_wp_enable=0 pcw_sd1_grp_pow_enable=0 pcw_uart0_peripheral_enable=0 pcw_uart0_grp_full_enable=0
pcw_uart1_peripheral_enable=1 pcw_uart1_uart1_io=MIO 48 .. 49 pcw_uart1_grp_full_enable=0 pcw_spi0_peripheral_enable=0
pcw_spi0_grp_ss0_enable=0 pcw_spi0_grp_ss1_enable=0 pcw_spi0_grp_ss2_enable=0 pcw_spi1_peripheral_enable=0
pcw_spi1_grp_ss0_enable=0 pcw_spi1_grp_ss1_enable=0 pcw_spi1_grp_ss2_enable=0 pcw_can0_peripheral_enable=0
pcw_can0_grp_clk_enable=0 pcw_can1_peripheral_enable=0 pcw_can1_grp_clk_enable=0 pcw_trace_peripheral_enable=0
pcw_trace_grp_2bit_enable=0 pcw_trace_grp_4bit_enable=0 pcw_trace_grp_8bit_enable=0 pcw_trace_grp_16bit_enable=0
pcw_trace_grp_32bit_enable=0 pcw_wdt_peripheral_enable=1 pcw_wdt_wdt_io=EMIO pcw_ttc0_peripheral_enable=1
pcw_ttc0_ttc0_io=EMIO pcw_ttc1_peripheral_enable=0 pcw_pjtag_peripheral_enable=0 pcw_usb0_peripheral_enable=1
pcw_usb0_usb0_io=MIO 28 .. 39 pcw_usb0_reset_enable=0 pcw_usb1_peripheral_enable=0 pcw_usb1_reset_enable=0
pcw_i2c0_peripheral_enable=1 pcw_i2c0_i2c0_io=EMIO pcw_i2c0_grp_int_enable=1 pcw_i2c0_grp_int_io=EMIO
pcw_i2c0_reset_enable=0 pcw_i2c1_peripheral_enable=0 pcw_i2c1_grp_int_enable=0 pcw_i2c1_reset_enable=0
pcw_gpio_peripheral_enable=1 pcw_gpio_mio_gpio_enable=1 pcw_gpio_mio_gpio_io=MIO pcw_gpio_emio_gpio_enable=0
pcw_apu_clk_ratio_enable=6:2:1 pcw_enet0_peripheral_freqmhz=1000 Mbps pcw_enet1_peripheral_freqmhz=1000 Mbps pcw_cpu_peripheral_clksrc=ARM PLL
pcw_ddr_peripheral_clksrc=DDR PLL pcw_smc_peripheral_clksrc=IO PLL pcw_qspi_peripheral_clksrc=IO PLL pcw_sdio_peripheral_clksrc=IO PLL
pcw_uart_peripheral_clksrc=IO PLL pcw_spi_peripheral_clksrc=IO PLL pcw_can_peripheral_clksrc=IO PLL pcw_fclk0_peripheral_clksrc=ARM PLL
pcw_fclk1_peripheral_clksrc=DDR PLL pcw_fclk2_peripheral_clksrc=ARM PLL pcw_fclk3_peripheral_clksrc=IO PLL pcw_enet0_peripheral_clksrc=IO PLL
pcw_enet1_peripheral_clksrc=IO PLL pcw_can0_peripheral_clksrc=External pcw_can1_peripheral_clksrc=External pcw_tpiu_peripheral_clksrc=External
pcw_ttc0_clk0_peripheral_clksrc=CPU_1X pcw_ttc0_clk1_peripheral_clksrc=CPU_1X pcw_ttc0_clk2_peripheral_clksrc=CPU_1X pcw_ttc1_clk0_peripheral_clksrc=CPU_1X
pcw_ttc1_clk1_peripheral_clksrc=CPU_1X pcw_ttc1_clk2_peripheral_clksrc=CPU_1X pcw_wdt_peripheral_clksrc=CPU_1X pcw_dci_peripheral_clksrc=DDR PLL
pcw_pcap_peripheral_clksrc=IO PLL pcw_usb_reset_polarity=Active Low pcw_enet_reset_polarity=Active Low pcw_i2c_reset_polarity=Active Low
pcw_fpga_fclk0_enable=1 pcw_fpga_fclk1_enable=0 pcw_fpga_fclk2_enable=0 pcw_fpga_fclk3_enable=0
pcw_nor_sram_cs0_t_tr=1 pcw_nor_sram_cs0_t_pc=1 pcw_nor_sram_cs0_t_wp=1 pcw_nor_sram_cs0_t_ceoe=1
pcw_nor_sram_cs0_t_wc=2 pcw_nor_sram_cs0_t_rc=2 pcw_nor_sram_cs0_we_time=0 pcw_nor_sram_cs1_t_tr=1
pcw_nor_sram_cs1_t_pc=1 pcw_nor_sram_cs1_t_wp=1 pcw_nor_sram_cs1_t_ceoe=1 pcw_nor_sram_cs1_t_wc=2
pcw_nor_sram_cs1_t_rc=2 pcw_nor_sram_cs1_we_time=0 pcw_nor_cs0_t_tr=1 pcw_nor_cs0_t_pc=1
pcw_nor_cs0_t_wp=1 pcw_nor_cs0_t_ceoe=1 pcw_nor_cs0_t_wc=2 pcw_nor_cs0_t_rc=2
pcw_nor_cs0_we_time=0 pcw_nor_cs1_t_tr=1 pcw_nor_cs1_t_pc=1 pcw_nor_cs1_t_wp=1
pcw_nor_cs1_t_ceoe=1 pcw_nor_cs1_t_wc=2 pcw_nor_cs1_t_rc=2 pcw_nor_cs1_we_time=0
pcw_nand_cycles_t_rr=1 pcw_nand_cycles_t_ar=1 pcw_nand_cycles_t_clr=1 pcw_nand_cycles_t_wp=1
pcw_nand_cycles_t_rea=1 pcw_nand_cycles_t_wc=2 pcw_nand_cycles_t_rc=2
processing_system7_v5_5_processing_system7/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=processing_system7 x_ipversion=5.5 x_ipcorerevision=0 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED c_en_emio_pjtag=0 c_en_emio_enet0=0 c_en_emio_enet1=0
c_en_emio_trace=0 c_include_trace_buffer=0 c_trace_buffer_fifo_size=128 use_trace_data_edge_detector=0
c_trace_pipeline_width=8 c_trace_buffer_clock_delay=12 c_emio_gpio_width=64 c_include_acp_trans_check=0
c_use_default_acp_user_val=0 c_s_axi_acp_aruser_val=31 c_s_axi_acp_awuser_val=31 c_m_axi_gp0_id_width=12
c_m_axi_gp0_enable_static_remap=0 c_m_axi_gp1_id_width=12 c_m_axi_gp1_enable_static_remap=0 c_s_axi_gp0_id_width=6
c_s_axi_gp1_id_width=6 c_s_axi_acp_id_width=3 c_s_axi_hp0_id_width=6 c_s_axi_hp0_data_width=64
c_s_axi_hp1_id_width=6 c_s_axi_hp1_data_width=64 c_s_axi_hp2_id_width=6 c_s_axi_hp2_data_width=64
c_s_axi_hp3_id_width=6 c_s_axi_hp3_data_width=64 c_m_axi_gp0_thread_id_width=12 c_m_axi_gp1_thread_id_width=12
c_num_f2p_intr_inputs=1 c_irq_f2p_mode=DIRECT c_dq_width=32 c_dqs_width=4
c_dm_width=4 c_mio_primitive=54 c_trace_internal_width=2 c_ps7_si_rev=PRODUCTION
c_fclk_clk0_buf=true c_fclk_clk1_buf=false c_fclk_clk2_buf=false c_fclk_clk3_buf=false
c_package_name=clg400
xlconcat/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=xlconcat x_ipversion=2.1 x_ipcorerevision=1 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED in0_width=8 in1_width=8 in2_width=1
in3_width=1 in4_width=1 in5_width=1 in6_width=1
in7_width=1 in8_width=1 in9_width=1 in10_width=1
in11_width=1 in12_width=1 in13_width=1 in14_width=1
in15_width=1 in16_width=1 in17_width=1 in18_width=1
in19_width=1 in20_width=1 in21_width=1 in22_width=1
in23_width=1 in24_width=1 in25_width=1 in26_width=1
in27_width=1 in28_width=1 in29_width=1 in30_width=1
in31_width=1 dout_width=16 num_ports=2
xlconcat/2
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=xlconcat x_ipversion=2.1 x_ipcorerevision=1 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED in0_width=5 in1_width=6 in2_width=5
in3_width=1 in4_width=1 in5_width=1 in6_width=1
in7_width=1 in8_width=1 in9_width=1 in10_width=1
in11_width=1 in12_width=1 in13_width=1 in14_width=1
in15_width=1 in16_width=1 in17_width=1 in18_width=1
in19_width=1 in20_width=1 in21_width=1 in22_width=1
in23_width=1 in24_width=1 in25_width=1 in26_width=1
in27_width=1 in28_width=1 in29_width=1 in30_width=1
in31_width=1 dout_width=16 num_ports=3
xlslice/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=xlslice x_ipversion=1.0 x_ipcorerevision=-1 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED din_width=16 din_from=4 din_to=0
xlslice/2
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=xlslice x_ipversion=1.0 x_ipcorerevision=-1 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED din_width=16 din_from=10 din_to=5
xlslice/3
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=xlslice x_ipversion=1.0 x_ipcorerevision=-1 x_iplanguage=VERILOG
x_ipsimlanguage=MIXED din_width=16 din_from=15 din_to=11

report_power
command_line_options
-verbose=default::[not_specified] -hier=default::power -no_propagation=default::[not_specified] -format=default::text
-file=[specified] -name=default::[not_specified] -xpe=default::[not_specified] -return_string=default::[not_specified]
-vid=default::[not_specified] -append=default::[not_specified] -l=default::[not_specified]
usage
customer=TBD customer_class=TBD flow_state=routed family=zynq
die=xc7z010clg400-1 package=clg400 speedgrade=-1 version=2014.4
platform=nt64 temp_grade=commercial process=typical simulation_file=None
netlist_net_matched=NA pct_clock_constrained=1.000000 pct_inputs_defined=0 user_junc_temp=45.1 (C)
ambient_temp=25.0 (C) user_effective_thetaja=11.5 airflow=250 (LFM) heatsink=none
user_thetasa=0.0 (C/W) board_selection=medium (10"x10") board_layers=8to11 (8 to 11 Layers) user_thetajb=9.3 (C/W)
user_board_temp=25.0 (C) junction_temp=45.1 (C) input_toggle=12.500000 output_toggle=12.500000
bi-dir_toggle=12.500000 output_enable=1.000000 bidir_output_enable=1.000000 output_load=5.000000
ff_toggle=12.500000 ram_enable=50.000000 ram_write=50.000000 dsp_output_toggle=12.500000
set/reset_probability=0.000000 enable_probability=0.990000 toggle_rate=False signal_rate=False
static_prob=False read_saif=False on-chip_power=1.740089 dynamic=1.603011
effective_thetaja=11.5 thetasa=0.0 (C/W) thetajb=9.3 (C/W) off-chip_power=0.000000
clocks=0.005171 logic=0.001818 signals=0.002453 bram=0.031305
i/o=0.006848 ps7=1.555416 devstatic=0.137078 vccint_voltage=1.000000
vccint_total_current=0.046399 vccint_dynamic_current=0.038198 vccint_static_current=0.008201 vccaux_voltage=1.800000
vccaux_total_current=0.011993 vccaux_dynamic_current=0.000251 vccaux_static_current=0.011742 vcco33_voltage=3.300000
vcco33_total_current=0.002938 vcco33_dynamic_current=0.001938 vcco33_static_current=0.001000 vcco25_voltage=2.500000
vcco25_total_current=0.000000 vcco25_dynamic_current=0.000000 vcco25_static_current=0.000000 vcco18_voltage=1.800000
vcco18_total_current=0.001000 vcco18_dynamic_current=0.000000 vcco18_static_current=0.001000 vcco15_voltage=1.500000
vcco15_total_current=0.001000 vcco15_dynamic_current=0.000000 vcco15_static_current=0.001000 vcco135_voltage=1.350000
vcco135_total_current=0.000000 vcco135_dynamic_current=0.000000 vcco135_static_current=0.000000 vcco12_voltage=1.200000
vcco12_total_current=0.000000 vcco12_dynamic_current=0.000000 vcco12_static_current=0.000000 vccaux_io_voltage=1.800000
vccaux_io_total_current=0.000000 vccaux_io_dynamic_current=0.000000 vccaux_io_static_current=0.000000 vccbram_voltage=1.000000
vccbram_total_current=0.004932 vccbram_dynamic_current=0.002549 vccbram_static_current=0.002383 mgtavcc_voltage=1.000000
mgtavcc_total_current=0.000000 mgtavcc_dynamic_current=0.000000 mgtavcc_static_current=0.000000 mgtavtt_voltage=1.200000
mgtavtt_total_current=0.000000 mgtavtt_dynamic_current=0.000000 mgtavtt_static_current=0.000000 mgtvccaux_voltage=1.800000
mgtvccaux_total_current=0.000000 mgtvccaux_dynamic_current=0.000000 mgtvccaux_static_current=0.000000 vccpint_voltage=1.000000
vccpint_total_current=0.733860 vccpint_dynamic_current=0.703195 vccpint_static_current=0.030665 vccpaux_voltage=1.800000
vccpaux_total_current=0.084642 vccpaux_dynamic_current=0.074312 vccpaux_static_current=0.010330 vccpll_voltage=1.800000
vccpll_total_current=0.016749 vccpll_dynamic_current=0.013749 vccpll_static_current=0.003000 vcco_ddr_voltage=1.500000
vcco_ddr_total_current=0.457616 vcco_ddr_dynamic_current=0.455616 vcco_ddr_static_current=0.002000 vcco_mio0_voltage=3.300000
vcco_mio0_total_current=0.002500 vcco_mio0_dynamic_current=0.001500 vcco_mio0_static_current=0.001000 vcco_mio1_voltage=1.800000
vcco_mio1_total_current=0.003965 vcco_mio1_dynamic_current=0.002965 vcco_mio1_static_current=0.001000 vccadc_voltage=1.800000
vccadc_total_current=0.020000 vccadc_dynamic_current=0.000000 vccadc_static_current=0.020000 confidence_level_design_state=High
confidence_level_clock_activity=High confidence_level_io_activity=Low confidence_level_internal_activity=Medium confidence_level_device_models=High
confidence_level_overall=Low

report_utilization
slice_logic
slice_luts_used=850 slice_luts_fixed=0 slice_luts_available=17600 slice_luts_util_percentage=4.82
lut_as_logic_used=788 lut_as_logic_fixed=0 lut_as_logic_available=17600 lut_as_logic_util_percentage=4.47
lut_as_memory_used=62 lut_as_memory_fixed=0 lut_as_memory_available=6000 lut_as_memory_util_percentage=1.03
lut_as_distributed_ram_used=0 lut_as_distributed_ram_fixed=0 lut_as_shift_register_used=62 lut_as_shift_register_fixed=0
slice_registers_used=916 slice_registers_fixed=0 slice_registers_available=35200 slice_registers_util_percentage=2.60
register_as_flip_flop_used=916 register_as_flip_flop_fixed=0 register_as_flip_flop_available=35200 register_as_flip_flop_util_percentage=2.60
register_as_latch_used=0 register_as_latch_fixed=0 register_as_latch_available=35200 register_as_latch_util_percentage=0.00
f7_muxes_used=34 f7_muxes_fixed=0 f7_muxes_available=8800 f7_muxes_util_percentage=0.38
f8_muxes_used=16 f8_muxes_fixed=0 f8_muxes_available=4400 f8_muxes_util_percentage=0.36
slice_used=357 slice_fixed=0 slice_available=4400 slice_util_percentage=8.11
slicel_used=221 slicel_fixed=0 slicem_used=136 slicem_fixed=0
lut_as_logic_used=788 lut_as_logic_fixed=0 lut_as_logic_available=17600 lut_as_logic_util_percentage=4.47
using_o5_output_only_used=0 using_o5_output_only_fixed= using_o6_output_only_used=573 using_o6_output_only_fixed=
using_o5_and_o6_used=215 using_o5_and_o6_fixed= lut_as_memory_used=62 lut_as_memory_fixed=0
lut_as_memory_available=6000 lut_as_memory_util_percentage=1.03 lut_as_distributed_ram_used=0 lut_as_distributed_ram_fixed=0
lut_as_shift_register_used=62 lut_as_shift_register_fixed=0 using_o5_output_only_used=0 using_o5_output_only_fixed=
using_o6_output_only_used=54 using_o6_output_only_fixed= using_o5_and_o6_used=8 using_o5_and_o6_fixed=
lut_flip_flop_pairs_used=1059 lut_flip_flop_pairs_fixed=0 lut_flip_flop_pairs_available=17600 lut_flip_flop_pairs_util_percentage=6.01
fully_used_lut_ff_pairs_used=490 fully_used_lut_ff_pairs_fixed= lut_ff_pairs_with_unused_lut_used=209 lut_ff_pairs_with_unused_lut_fixed=
lut_ff_pairs_with_unused_flip_flop_used=360 lut_ff_pairs_with_unused_flip_flop_fixed= unique_control_sets_used=54 minimum_number_of_registers_lost_to_control_set_restriction_used=140(Lost)
memory
block_ram_tile_used=30 block_ram_tile_fixed=0 block_ram_tile_available=60 block_ram_tile_util_percentage=50.00
ramb36_fifo*_used=30 ramb36_fifo*_fixed=0 ramb36_fifo*_available=60 ramb36_fifo*_util_percentage=50.00
ramb36e1_only_used=30 ramb18_used=0 ramb18_fixed=0 ramb18_available=120
ramb18_util_percentage=0.00
dsp
dsps_used=0 dsps_fixed=0 dsps_available=80 dsps_util_percentage=0.00
clocking
bufgctrl_used=1 bufgctrl_fixed=0 bufgctrl_available=32 bufgctrl_util_percentage=3.12
bufio_used=0 bufio_fixed=0 bufio_available=8 bufio_util_percentage=0.00
mmcme2_adv_used=0 mmcme2_adv_fixed=0 mmcme2_adv_available=2 mmcme2_adv_util_percentage=0.00
plle2_adv_used=0 plle2_adv_fixed=0 plle2_adv_available=2 plle2_adv_util_percentage=0.00
bufmrce_used=0 bufmrce_fixed=0 bufmrce_available=4 bufmrce_util_percentage=0.00
bufhce_used=0 bufhce_fixed=0 bufhce_available=48 bufhce_util_percentage=0.00
bufr_used=0 bufr_fixed=0 bufr_available=8 bufr_util_percentage=0.00
specific_feature
bscane2_used=0 bscane2_fixed=0 bscane2_available=4 bscane2_util_percentage=0.00
capturee2_used=0 capturee2_fixed=0 capturee2_available=1 capturee2_util_percentage=0.00
dna_port_used=0 dna_port_fixed=0 dna_port_available=1 dna_port_util_percentage=0.00
efuse_usr_used=0 efuse_usr_fixed=0 efuse_usr_available=1 efuse_usr_util_percentage=0.00
frame_ecce2_used=0 frame_ecce2_fixed=0 frame_ecce2_available=1 frame_ecce2_util_percentage=0.00
icape2_used=0 icape2_fixed=0 icape2_available=2 icape2_util_percentage=0.00
startupe2_used=0 startupe2_fixed=0 startupe2_available=1 startupe2_util_percentage=0.00
xadc_used=0 xadc_fixed=0 xadc_available=1 xadc_util_percentage=0.00
primitives
fdre_used=817 fdre_functional_category=Flop & Latch lut3_used=331 lut3_functional_category=LUT
lut6_used=180 lut6_functional_category=LUT lut5_used=177 lut5_functional_category=LUT
lut4_used=169 lut4_functional_category=LUT bibuf_used=130 bibuf_functional_category=IO
lut2_used=129 lut2_functional_category=LUT fdse_used=99 fdse_functional_category=Flop & Latch
srlc32e_used=47 srlc32e_functional_category=Distributed Memory muxf7_used=34 muxf7_functional_category=MuxFx
ramb36e1_used=30 ramb36e1_functional_category=Block Memory srl16e_used=23 srl16e_functional_category=Distributed Memory
obuf_used=18 obuf_functional_category=IO carry4_used=18 carry4_functional_category=CarryLogic
lut1_used=17 lut1_functional_category=LUT muxf8_used=16 muxf8_functional_category=MuxFx
ps7_used=1 ps7_functional_category=Specialized Resource bufg_used=1 bufg_functional_category=Clock
io_standard
diff_sstl18_ii=0 hstl_i=0 mobile_ddr=0 lvcmos12=0
lvcmos33=1 sstl135_r=0 lvttl=0 diff_sstl15=1
hstl_ii=0 lvcmos25=0 lvcmos18=1 pci33_3=0
lvcmos15=0 hsul_12=0 hstl_i_18=1 diff_hsul_12=0
hstl_ii_18=0 sstl18_i=0 sstl18_ii=0 sstl15=1
sstl15_r=0 sstl135=0 lvds_25=0 diff_hstl_i=0
rsds_25=0 diff_hstl_ii=0 tmds_33=0 diff_hstl_i_18=0
mini_lvds_25=0 diff_hstl_ii_18=0 ppds_25=0 diff_sstl18_i=0
diff_sstl15_r=0 diff_sstl135=0 diff_sstl135_r=0 diff_mobile_ddr=0
blvds_25=0

router
usage
lut=932 ff=916 bram36=30 bram18=0
ctrls=54 dsp=0 iob=18 bufg=0
global_clocks=1 pll=0 bufr=0 nets=6900
movable_instances=2365 pins=21091 bogomips=0 high_fanout_nets=2
effort=2 threads=2 router_timing_driven=1 timing_constraints_exist=1
congestion_level=0 estimated_expansions=2247876 actual_expansions=2452853 router_runtime=17.319000

synthesis
command_line_options
-part=xc7z010clg400-1 -name=default::[not_specified] -top=design_1_wrapper -include_dirs=default::[not_specified]
-generic=default::[not_specified] -verilog_define=default::[not_specified] -constrset=default::[not_specified] -seu_protect=default::none
-flatten_hierarchy=none -gated_clock_conversion=default::off -directive=default::default -rtl=default::[not_specified]
-bufg=default::12 -fanout_limit=default::10000 -shreg_min_size=default::3 -mode=default::default
-fsm_extraction=default::auto -keep_equivalent_registers=default::[not_specified] -resource_sharing=default::auto -control_set_opt_threshold=default::auto
usage
elapsed=00:03:00s memory_peak=831.863MB memory_gain=589.504MB hls_ip=0